# APPLICATION NOTE VACUUM FLUORESCENT DISPLAY MODULE 

## CHARACTER DISPLAY MODULE

## M202SD16AJ

## GENERAL DESCRIPTION

Futaba Vacuum Fluorescent Display Module M202SD16AJ, with Futaba VFD 202-SD-16GN display, produces 20 digits $\times 2$ rows with $5 \times 8$ dot matrix.
Consisting of a VFD, one chip controller, DC-DC/AC converter, the module can be operated by a parallel interface or a synchronous serial interface, and only 5 voltage power source is required to operate the module.

## \ Important Safety Notice

Please read this note carefully before using the product.

## Warning

- The module should be disconnected from the power supply before handling.
- The power supply should be switched off before connecting or disconnecting the power or interface cables.
- The module contains electronic components that generate high voltages which may cause an electrical shock when touched.
- Do not touch the electronic components of the module with any metal objects.
- The VFD used on the module is made of glass and should be handled with care. When handling the VFD, it is recommended that cotton gloves be used.
- The module is equipped with a circuit protection fuse.
- Under no circumstances should the module be modified or repaired. Any unauthorized modifications or repairs will invalidate the product warranty.
- The module should be abolished as the factory waste.

1. FEATURES ..... 1
2. SPECIFICATIONS
2-1. GENERAL SPECIFICATIONS ..... 1
2-2. ENVIRONMENTAL SPECIFICATIONS ..... 1
2-3. ABSOLUTE MAXIMUM SPECIFICATIONS ..... 2
2-4. DC ELECTRICAL SPECIFICATIONS ..... 2
2-5. AC ELECTRICAL SPECIFICATIONS ..... 2
2-5-1. MOTOROLA M68-TYPE PARALLEL INTERFACE TIMING ..... 2
2-5-2. INTEL I80-TYPE PARALLEL INTERFACE TIMING ..... 4
2-5-3. SYNCHRONOUS SERIAL INTERFACE TIMING ..... 5
2-5-4. RESET TIMING ..... 7
3. MODE OF OPERATION
3-1. PARALLEL INTERFACE MODES ..... 7
3-1-1. MOTOROLA M68-TYPE MODE ..... 7
3-1-2. INTEL I80-TYPE MODE ..... 8
3-2. SYNCHRONOUS SERIAL INTERFACE MODE ..... 8
3-3. RESET MODE ..... 9
4. FUNCTIONAL DESCRIPTION
4-1. ADDRESS COUNTER (AC) ..... 10
4-2. DISPLAY DATA RAM (DDRAM) ..... 10
4-3. CHARACTER GENERATOR RAM (CGRAM) ..... 11
4-4. INSTRUCTIONS ..... 11
4-4-1. CLEAR DISPLAY ..... 12
4-4-2. CURSOR HOME ..... 12
4-4-3. ENTRY MODE SET ..... 12
4-4-4. DISPLAY ON/OFF CONTROL ..... 13
4-4-5. CURSOR/DISPLAY SHIFT ..... 13
4-4-6. FUNCTION SET ..... 14
4-4-7. CGRAM ADDRESS SET ..... 14
4-4-8. DDRAM ADDRESS SET ..... 14
4-4-9. ADDRESS COUNTER READ ..... 14
4-4-10. DDRAM OR CGRAM WRITE ..... 15
4-4-11. DDRAM OR CGRAM READ ..... 15
4-5. RESET CONDITIONS ..... 15
5. CONNECTOR INTERFACE ..... 16
6. JUMPER SETTING ..... 16
7. CIRCUIT BLOCK DIAGRAM ..... 16
FIGURE-1 MECHANICAL DRAWING ..... 17
FIGURE-2 CHARACTER FONT TABLE ..... 18
8. WARRANTY ..... 19
9. OPERATING RECOMMENDATION ..... 19

## 1. FEATURE

This vacuum fluorescent display (VFD) module consists of a 20 character by 2 line $5 \times 8$ dot matrix display, DC-DC/AC converter, and controller/driver circuitry.
The module can be configured for a Motorola M68-type parallel interface, an Intel I80-type parallel interface, or a synchronous serial interface.
A character generator ROM with $2405 \times 8$ characters is provided along with RAM for the user to program an additional 8 characters. The luminance level of the VFD can be varied by setting two bits in the function set instruction.
Two hundred and forty character fonts consisting of a alphabets, numerals and other symbols can be displayed.
This module has a dual-port RAM that allows data and instructions to be the module continuously. Thus, the busy flag is always 0 and the host never has to read the busy flag bit to determine if the module is busy.
Due to this feature, the execution times for each instruction are not specified.
2. SPECIFICATIONS

## 2-1. GENERAL SPECIFICATIONS

Table-1

| Item | Value |
| :---: | :---: |
| Number of characters | 20 characters $\times 2$ lines |
| Character configuration | $5 \times 8$ dot matrix |
| Character Height | 5.34 mm |
| Character Width | 2.35 mm |
| Character Pitch | 3.60 mm |
| Line Pitch | 6.16 mm |
| Dot Size | $0.39 \times 0.58 \mathrm{~mm}$ |
| Dot Pitch | $0.49 \times 0.68 \mathrm{~mm}$ |
| Peak Wavelength of | Green $(\lambda \mathrm{p}=505 \mathrm{~nm}) \quad \mathrm{x}=0.235, \mathrm{y}=0.405$ |
| Illumination | Minimum |
| Luminance | $350 \mathrm{~cd} / \mathrm{m}^{2}$ |

## 2-2. ENVIRONMENTAL SPECIFICATIONS

Table-2

| Item | Symbol | Min. | Max. | Unit | Comment |
| :---: | :---: | :---: | :---: | :---: | :--- |
| Operating Temperature | Topr | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage Temperature | Tstg | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |  |
| Operating Humidity | $H \mathrm{opr}$ | 20 | 85 | \%RH | Without condensation |
| Storage Humidity | $H \mathrm{stg}$ | 20 | 90 | \%RH | Without condensation |
| Vibration | - | - | 4 | G | Total amplitude: 1.5 mm <br> Freq: $10-55 \mathrm{~Hz}$ s.ine wave <br> Sweep time: 1 min./cycle <br> Duration: 2hrs./axis (X,Y,Z) |
| Shock | - | - | 40 | G | Duration: 11ms <br> Wave form: half sine wave <br> 3 times/axis (X,Y,Z,-X,-Y,-Z) |

## 2-3. ABSOLUTE MAXIMUM SPECIFICATIONS

Table-3

| Item | Symbol | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | $V \mathrm{cc}$ | -0.3 | 6.5 | V |
| Input signal Voltage | $V_{\mathrm{IN}}$ | -0.3 | $V \mathrm{cc}+0.3$ | V |

## 2-4. DC ELECTRICAL SPECIFICATIONS

Table-4

| Item | Symbol | Min. | Typ. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | $V \mathrm{cc}$ | 4.5 | 5.0 | 5.5 | V |
| Supply Current | $I \mathrm{cc}$ | - | 140 | 190 | mA |
| Power Consumption | - | - | 0.7 | 1.045 | W |
| High - Level Input Voltage(see Note) | $V_{\mathrm{IH}}$ | $0.7 V \mathrm{cc}$ | - | $V \mathrm{cc}$ | V |
| Low - Level Input Voltage | $V_{\mathrm{IL}}$ | 0 | - | $0.2 V \mathrm{cc}$ | V |
| High - Level Output Voltage <br> $\left(I_{\mathrm{OH}}=-0.1 \mathrm{~mA}\right)$ | $V_{\mathrm{OH}}$ | $V \mathrm{cc}-0.5$ | - | - | V |
| Low - Level Output Voltage <br> $\left(I_{\mathrm{OL}}=0.1 \mathrm{~mA}\right)$ | $V_{\mathrm{OL}}$ | - | - | 0.5 | V |
| Input Current (see Note) | $I_{\mathrm{I}}$ | -500 | - | 1.0 | $\mu \mathrm{~A}$ |

Note: A 10K ohm pull-up resistor is provided on each input line.

## 2-5. AC ELECTRICAL SPECIFICATIONS

2-5-1. MOTOROLA M68-TYPE PARALLEL INTERFACE TIMING
(See Fig. 1 and 2)
Table-5

| Item | Symbol | Min. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: |
| RS, R/W Setup Time | $\mathrm{t}_{\mathrm{AS}}$ | 20 | - | ns |
| RS, R/W Hold Time | $\mathrm{t}_{\mathrm{AH}}$ | 10 | - | ns |
| Input Signal rise Time | $\mathrm{t}_{\mathrm{r}}$ | - | 15 | ns |
| Input Signal Fall Time | $\mathrm{t}_{\mathrm{f}}$ | - | 15 | ns |
| Enable Pulse Width High | $\mathrm{PW}_{\mathrm{EH}}$ | 230 | - | ns |
| Enable Pulse Width Low | $\mathrm{PW}_{\mathrm{EL}}$ | 230 | - | ns |
| Write Data Setup Time | $\mathrm{t}_{\mathrm{DS}}$ | 80 | - | ns |
| Write Data Hold Time | $\mathrm{t}_{\mathrm{DH}}$ | 10 | - | ns |
| Enable Cycle Time | $\mathrm{t}_{\mathrm{CYCLE}}$ | 500 | - | ns |
| Read Data Delay Time | $\mathrm{t}_{\mathrm{DD}}$ | - | 160 | ns |
| Read Data Hold Time | $\mathrm{t}_{\mathrm{DHR}}$ | 5 | - | ns |

Note: All timing is specified using $20 \%$ and $80 \%$ of $V \mathrm{cc}$ as the reference points.


Fig. 1. Motorola M68-Type Parallel Interface Write Cycle Timing


Fig. 2. Motorola M68-Type Parallel Interface Read Cycle Timing

2-5-2. INTEL I80-TYPE PARALLEL INTERFACE TIMING
(See Fig. 3 and 4)
Table-6

| Item | Symbol | Min. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: |
| RS Setup Time | $\mathrm{t}_{\mathrm{RSS}}$ | 10 | - | ns |
| RS Hold Time | $\mathrm{t}_{\mathrm{RSH}}$ | 10 | - | ns |
| Input Signal Fall Time | $\mathrm{t}_{\mathrm{f}}$ | - | 15 | ns |
| Input Signal Rise Time | $\mathrm{t}_{\mathrm{r}}$ | - | 15 | ns |
| WR/ Pulse Width Low | $\mathrm{t}_{\mathrm{WRL}}$ | 30 | - | ns |
| WR/ Pulse Width High | $\mathrm{t}_{\mathrm{WRH}}$ | 100 | - | ns |
| Write Data Setup Time | $\mathrm{t}_{\mathrm{DSi}}$ | 30 | - | ns |
| Write Data Hold Time | $\mathrm{t}_{\mathrm{DHi}}$ | 10 | - | ns |
| WR/ Cycle Time | $\mathrm{t}_{\mathrm{CYCWR}}$ | 166 | - | ns |
| RD/Cycle Time | $\mathrm{t}_{\mathrm{CYCRD}}$ | 166 | - | ns |
| RD/ Pulse Width Low | $\mathrm{t}_{\mathrm{RDL}}$ | 70 | - | ns |
| RD/ Pulse Width High | $\mathrm{t}_{\text {RDH }}$ | 70 | - | ns |
| Read Data Delay Time | $\mathrm{t}_{\mathrm{tDi}}$ | - | 70 | ns |
| Read Data Hold Time | $\mathrm{t}_{\mathrm{DHRi}}$ | 5 | 50 | ns |

Note: All timing is specified using $20 \%$ and $80 \%$ of $V \mathrm{cc}$ as the reference points.


Fig. 3. Intel I80-Type Parallel Interface Write Cycle Timing


Fig. 4. Intel I80-Type Parallel Interface Read Cycle Timing

## 2-5-3. SYNCHRONOUS SERIAL INTERFACE TIMING

(See Fig. 5, 6, 10, and 11)
Table-7

| Item | Symbol | Min. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: |
| STB Setup Time | $\mathrm{t}_{\text {STBS }}$ | 100 | - | ns |
| STB Hold Time | $\mathrm{t}_{\text {STBH }}$ | 500 | - | ns |
| Input Signal Fall Time | $\mathrm{t}_{\mathrm{f}}$ | - | 15 | ns |
| Input Signal Rise Time | $\mathrm{t}_{\mathrm{r}}$ | - | 15 | ns |
| STB Pulse Width High | $\mathrm{t}_{\text {WSTB }}$ | 500 | - | ns |
| SCK Pulse Width High | $\mathrm{t}_{\text {SCKH }}$ | 200 | - | ns |
| SCK Pulse Width Low | $\mathrm{t}_{\text {SCKL }}$ | 200 | - | ns |
| SI Data Setup Time | $\mathrm{t}_{\text {DSs }}$ | 100 | - | ns |
| SI Data Hold Time | $\mathrm{t}_{\text {DHs }}$ | 100 | - | ns |
| SCK Cycle Time | $\mathrm{t}_{\text {CYCSCK }}$ | 500 | - | ns |
| SCK Wait Time Between Bytes | $\mathrm{t}_{\text {WAIT }}$ | 1 | - | us |
| SO Data Delay Time | $\mathrm{t}_{\text {DDs }}$ | - | 150 | ns |
| SO Data Hold Time | $\mathrm{t}_{\text {DHRs }}$ | 5 | - | ns |

Note: All timing is specified using $20 \%$ and $80 \%$ of $V$ cc as the reference points.


Fig. 5. Synchronous Serial Interface Write Cycle Timing


Fig. 6. Synchronous Serial Interface Read Cycle Timing

2-5-4. RESET TIMING
(See Fig. 7)
Table-8

| Item | Symbol | Min. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Delay Time for internal reset at power-up | $\mathrm{t}_{\mathrm{RSTD}}$ | 100 | - | ms |
| Vcc Off Time | $\mathrm{t}_{\mathrm{OFF}}$ | 1 | - | ms |



Fig. 7. Power-Up Internal Reset Timing

## 3. MODE OF OPERATION

The following modes of operation are selectable via jumpers (see section 6. jumper Settings).

## 3-1. PARALLEL INTERFACE MODES

In the parallel interface mode, 8 -bit instructions and data are sent between the host and the module using either 4 -bit nibbles or 8 -bit bytes. Nibbles are transmitted high nibble first on DB4-DB7 (DB0-DB3 are ignored) whereas bytes are transmitted on DB0-DB7. The Register Select (RS) control signal is used to identify DB0-DB7 as an instruction (low) or data (high).

## 3-1-1. MOTOROLA M68-TYPE MODE

This mode uses the Read/Write (R/W) and Enable (E) control signals to transfer information.
Instructions/data are written to the module on the falling edge of E when $\mathrm{R} / \mathrm{W}$ is low and are read from the module after the rising edge of E when $\mathrm{R} / \mathrm{W}$ is high.

RS


Fig. 8. Typical 4-Bit Interface Sequence Using M68-Type Mode

## 3-1-2. INTEL I80-TYPE MODE

This mode uses the Read (RD/) and Write (WR/) control signals to transfer information.
Instructions/data are written to the module on the rising edge of WR/ and are read from the module after the falling edge of $\mathrm{RD} /$.


Fig. 9. Typical 8-Bit Parallel Interface Sequence Using I80-Type Mode

## 3-2. SYNCHRONOUS SERIAL INTERFACE MODE

In the synchronous serial interface mode, instructions and data are sent between the host and the module using 8 -bit bytes. Two bytes are required per read/write cycle and are transmitted MSB first. The start byte contains 5 high bits, the Read/Write (R/W) control bit, the Register Select (RS) control bit, and a low bit. The following byte contains the instruction/data bits. The R/W bit determines whether the cycle is a read (high) or a write (low) cycle. The RS bit is used to identify the second byte as an instruction (low) or data (high).

This mode uses the Strobe (STB) control signal, Serial Clock (SCK) input, and Serial I/O (SI/SO) line to transfer information. In a write cycle, bits are clocked into the module on the rising edge of SCK. In a read cycle, bits in the start byte are clocked into the module on the rising edge of SCK. After the minimum wait time, each bit in the instruction/data byte can be read from the module after each falling edge of SCK. Each read/write cycle begins on the falling edge of STB and ends on the rising edge. To be a valid read/write cycle, the STB must go high at the end of the cycle.


Fig. 10. Typical Synchronous Serial Interface Write Cycle


Fig. 11. Typical Synchronous Serial Interface Read Cycle

## 3-3. RESET MODE

The module is reset automatically at power-up by internal R-C circuit. However, an external reset mode can also be selected when using one of the parallel interface modes (this option is not available when using the synchronous serial interface mode) which allows the module to be reset by setting the Reset (RST/) input low.

## 4. FUNCTIONAL DESCRIPTION

4-1. ADDRESS COUNTER (AC)
The AC stores the address of the data being written to and from DDRAM or CGRAM. The AC increments by 1 (overflows from 27 H to 40 H and from 67 H to 00 H ) or decrements by 1 (underflows from 40 H to 27 H and from 00 H to 67 H ) after each DDRAM access. The AC increments by 1 (overflows from 3FH to 00 H ) or decrements by 1 (underflows from 00 H to 3 FH ) after each CGRAM access. When addressing DDRAM, the value in the AC also represents the cursor position.

## 4-2. DISPLAY DATA RAM (DDRAM)

The DDRAM stores the character code of each character being displayed on the VFD. Valid DDRAM addresses are 00 H to 27 H and 40 H to 67 H . DDRAM not being used for display characters can be used as general purpose RAM. The tables below show the relationship between the DDRAM address and the character position on the VFD before and after a display shift (with the number of display lines set to 2 ).

Relationship before a display shift (non-shifted):

|  |  | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 |  | 12 | 13 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | 0B | 0C | 0D | 0E | 0F | 10 | 11 | 12 | 13 |
|  | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4 C | 4D | 4E | 4F | 50 |  |  |  |

Relationship after a display shift to the left:

|  |  | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 |  | 12 | 13 | 14 | 15 | 16 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | 0B | 0C | 0D | 0E | 0F | 10 | 11 | 12 | 13 | 14 |
|  | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4 C | 4D | 4E | 4F | 50 | 51 | 52 | 53 |  |

Relationship after a display shift to the right:

|  | 1 | 2 | 3 | 4 | 5 | 6 | 8 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## 4-3. CHARACTER GENERATOR RAM (CGRAM)

The CGRAM stores the pixel information ( $1=$ pixel on, $0=$ pixel off) for the eight user-definable $5 \times 8$ characters. Valid CGRAM addresses are 00 H to 3 FH . CGRAM not being used to define characters can be used as general purpose RAM. Character codes 00 H to 07 H (or 08 H to 0 FH ) are assigned to the user-definable characters (see section 5.0 Character Font Tables). The table below shows the relationship between the character codes, CGRAM addresses, and CGRAM data for each user-definable character.

| Character Code | CGRAM Address | CGRAM Data |  |
| :---: | :---: | :---: | :---: |
| D7D6D5D4D3D2D1D0A5A4A3A2A1A0D7D6D5D4D3D2D1D0 |  |  |  |
|  | $\left.\begin{array}{\|llllll} 0 & 0 & 0 & 0 & 0 & 0 \\ & & & & 0 & 0 \end{array}\right)$ |  | CGRAM (1) |
|  | $\left.\begin{array}{\|lllllll}0 & 0 & 1 & 0 & 0 & 0 \\ \\ & & & & & 0 & 0\end{array}\right)$ |  | CGRAM <br> (2) |



## 4-4. INSTRUCTIONS

Table-9

| Instruction | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clear Display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| Cursor Home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $\times$ |
| Entry Mode Set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S |
| Display On/Off control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | C | B |
| Cursor/Display Shift | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | $\times$ | $\times$ |
| Function Set | 0 | 0 | 0 | 0 | 1 | DL | N | $\times$ | BR1 | BR0 |
| CGRAM Address Set | 0 | 0 | 0 | 1 | CGRAM Address |  |  |  |  |  |
| DDRAM Address Set | 0 | 0 | 1 | AC Condents |  |  |  |  |  |  |
| Address Counter Read | 0 | 1 | BF $=0$ | Dead Data |  |  |  |  |  |  |
| DDRAM or CGRAM Write | 1 | 0 |  |  |  |  |  |  |  |  |
| DDRAM or CGRAM Read | 1 | 1 |  |  |  |  |  |  |  |  |


| RS |
| :--- |
| R/W DB7 |
| 0 |$|$

This instruction clears the display (without affecting the contents of CGRAM) by performing the following.

1) Fills all DDRAM locations with character code 20 H (character code for a space).
2) Sets the AC to DDRAM address 00 H (i.e. sets cursor position to 00 H ).
3) Returns the display to the non-shifted position.
4) Sets the I/D bit to 1 .

4-4-2. CURSOR HOME
RS

| R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $\times$ |

$x=$ don't care
This instruction returns the cursor to the home position (without affecting the contents of DDRAM or CGRAM) by performing the following.

1) Sets the AC to DDRAM address 00 H (i.e. sets cursor position to 00 H ).
2) Returns the display to the non-shifted position.

## 4-4-3. ENTRY MODE SET

RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0

| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

This instruction selects whether the AC (cursor position) increments or decrements after each DDRAM or CGRAM access and determines the direction the information on the display shifts after each DDRAM write. The instruction also enables or disables display shifts after each DDRAM write (information on the display does not shift after a DDRAM read or CGRAM access). DDRAM, CGRAM, and AC contents are not affected by this instruction.
$I / D=0$ :The AC decrements after each DDRAM or CGRAM access. If $S=1$, the information on the display shifts to the right by one character position after each DDRAM write.
$I / D=1$ :The AC increments after each DDRAM or CGRAM access. If $S=1$, the information on the display shifts to the left by one character position after each DDRAM write.
$\mathrm{S}=0$ : The display shift function is disabled.
$S=1: \quad$ The display shift function is enabled.
RS

| R/W DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | C | B |

This instruction selects whether the display and cursor are on or off and selects whether or not the character at the current cursor position blinks. DDRAM, CGRAM, and AC contents are not affected by this instruction.
$\mathrm{D}=0$ : The display is off (display blank).
$\mathrm{D}=1:$ The display is on (contents of DDRAM displayed).
$\mathrm{C}=0$ : The cursor is off.
$\mathrm{C}=1$ : The cursor is on ( $8^{\text {th }}$ row of pixels).
$\mathrm{B}=0$ : The blinking character function is disabled.
$B=1$ : The blinking character function is enabled (a character with all pixels on will alternate with the character displayed at the current cursor position at about a 1 Hz rate with a $50 \%$ duty cycle).

## 4-4-5. CURSOR/DISPLAY SHIFT

| RS |
| :--- |
| 0 R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 <br> 0 0 0 0 0 1 S/C R/L $\times$ $\times$ |
| x=don't care |

This instruction increments or decrements the AC (cursor position) and shifts the information on the display one character position to the left or right without accessing DDRAM or CGRAM.
DDRAM and CGRAM contents are not affected by this instruction. If the $A C$ was addressing CGRAM prior to this instruction, the AC will be addressing DDRAM after this instruction.
However, if the AC was addressing DDRAM prior this instruction, the AC will still be addressing DDRAM after this instruction.

Table-10

| S/C | R/L | AC Contents (cursor position) | Information on the display |
| :---: | :---: | :--- | :--- |
| 0 | 0 | Decrements by one | No change |
| 0 | 1 | Increments by one | No change |
| 1 | 0 | Decrements by one | Shifts on character position to the left |
| 1 | 1 | Increments by one | Shifts on character position to the right |


| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB | DB1 | DB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 1 | DL | N | $\times$ | BR1 | BR0 |

$x=$ don't care

This instruction sets the width of the data bus for the parallel interface modes, the number of display lines, and the luminance level (brightness) of the VFD. DDRAM, CGRAM, and AC contents are not affected by this instruction.
$\mathrm{DL}=0$ : Sets the data bus width for the parallel interface modes to 4-bit (DB7-DB4). $\mathrm{DL}=1$ : Sets the data bus width for the parallel interface modes to 8 -bit (DB7-DB0).
$\mathrm{N}=0$ : Sets the number of display lines to 1 (this setting is not recommended).
$\mathrm{N}=1:$ Sets the number of display lines to 2
$\mathrm{BR} 1, \mathrm{BR} 0=0,0$ : Sets the luminance level to $100 \%$.
0,1 : Sets the luminance level to $75 \%$.
1,0: Sets the luminance level to $50 \%$.
1,1 : Sets the luminance level to $25 \%$.
4-4-7. CGRAM ADDRESS SET

| RS |
| :---: |
| R/W DB7 |

This instruction places the 6-bit CGRAM address specified by DB5-DB0 into the AC (cursor position). Subsequent data writes (reads) will be to (from) CGRAM. DDRAM and CGRAM contents are not affected by this instruction.

## 4-4-8. DDRAM ADDRESS SET

| RS R/W DB7 DB6 DB5 DB4 DB3 DB2  <br> 0 0 1 DD RAM Address |  |  |  |
| :---: | :---: | :---: | :---: |
|  |  |  |  |
|  |  |  |  |

This instruction places the 7-bit DDRAM address specified by DB6-DB0 into the AC (cursor position). Subsequent data writes (reads) will be to (from) DDRAM. DDRAM and CGRAM contents are not affected by this instruction.

## 4-4-9. ADDRESS COUNTER READ

| RS | $\mathrm{R} / \mathrm{W}$ | DB 7 DB 6 DB 5 DB4 DB3 DB2 DB1 DB0 |  |
| :---: | :---: | :---: | :---: |
| 0 | 1 | $\mathrm{BF}=0$ | AC Contents |

This instruction reads the current 7-bit address from the AC on DB6-DB0 and the busy flag (BF) bit (always 0) on DB7. DDRAM, CGRAM, and AC contents are not affected by this instruction. Because the BF is always 0 , the host never has to read the BF bit to determine if the module is busy before sending data or instructions. Therefore, data and instructions can be sent to the module continuously according to the E, WR/, and SCK cycle times specified in section 2.5 AC Timing Specifications. Due to this feature, the execution times for each instruction are not specified.
RS

| 1 | R/W | DB6 DB5 DB4 DB3 DB2 DB1 DB0 |
| :---: | :---: | :---: |
| 1 | 0 | Write data |

This instruction writes the 8 -bit data byte on DB7-DB0 into the DDRAM or CGRAM location addressed by the AC. The most recent DDRAM or CGRAM Address Set instruction determines whether the write is to DDRAM or CGRAM. This instruction also increments or decrements the AC and shifts the display according to the I/D and S bits set by the Entry Mode Set instruction.

4-4-11. DDRAM OR CGRAM READ
RS

| $\mathrm{R} / \mathrm{W}$ | DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 |  |
| :---: | :---: | :---: |
| 1 | 1 | Read data |

This instruction reads the 8 -bit data byte from the DDRAM or CGRAM location addressed by the AC on DB7-DB0. The most recent DDRAM or CGRAM Address Set instruction determines whether the read is from DDRAM or CGRAM. This instruction also increments or decrements the AC and shifts the display according to the I/D and S bits set by the Entry Mode Set instruction. Before sending this instruction, a DDRAM or CGRAM Address Set instruction should be executed to set the AC to the desired DDRAM or CGRAM address to be read.

## 4-5. RESET CONDITIONS

After a power-up reset, the module initializes to the following conditions:

1) All DDRAM locations are set to 20 H (character code for a space).
2) The AC is set to DDRAM address 00 H (i.e. sets cursor position to 00 H ).
3) The relationship between DDRAM addresses and character positions on the VFD is set to the non-shifted position.
4) Entry Mode Set instruction bits:
$\mathrm{I} / \mathrm{D}=1$ : The AC increments after each DDRAM or CGRAM access. If $\mathrm{S}=1$, the information on the display shifts to the left by one character position after each DDRAM write.
$\mathrm{S}=0: \quad$ The display shift function is disabled.
5) Display On/Off Control instruction bits:
$\mathrm{D}=0$ : $\quad$ The display is off (display blank).
$\mathrm{C}=0$ : $\quad$ The cursor is off.
$\mathrm{B}=0$ : $\quad$ The blinking character function is disabled.
6) Function Set instruction bits:
$\mathrm{DL}=1$ : Sets the data bus width for the parallel interface modes to 8 -bit (DB7-DB0).
$\mathrm{N}=1$ : $\quad$ Number of display lines set to 2 .
$B R 1, B R 0=0,0$ : Sets the luminance level to $100 \%$.
5. CONNECTOR INTERFACE

Table-11

| Pin <br> No. | Serial | Parallel <br> (Intel) | Parallel <br> (Motorola) | Pin <br> No. | Serial | Parallel <br> (Intel) | Parallel <br> (Motorola) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | GND | GND | GND | 2 | Vcc | Vcc | Vcc |
| 3 | SI/SO | NC | NC | 4 | STB | RS | RS |
| 5 | NC | WR/ | R/W | 6 | SCK | RD/ | E |
| 7 | NC | DB0 | DB0 | 8 | NC | DB1 | DB1 |
| 9 | NC | DB2 | DB2 | 10 | NC | DB3 | DB3 |
| 11 | NC | DB4 | DB4 | 12 | NC | DB5 | DB5 |
| 13 | NC | DB6 | DB6 | 14 | NC | DB7 | DB7 |

NC $=$ No Connection
6. JUMPER SETTING

Table-12

| Mode | J3 | J4 | J5 | J6 | J7 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Parallel (Motorola) | open | shorted | open | shorted | open |
| Parallel (Intel) | open | shorted | open | open | shorted |
| Serial | shorted | open | shorted | shorted | open |

Note : JP3~JP7 must be set as shown above for either one of the parallel modes or for the serial mode. When the module is shipped, the parallel (Motorola) mode is set.

## 7. CIRCUIT BLOCK DIAGRAM





|  | $\begin{aligned} & \mathrm{D} 7 \\ & \mathrm{D} 6 \\ & \mathrm{D} 5 \\ & \mathrm{D} 4 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D3 D2 D1 D0 |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | B | C | D | $E$ | F |
| 00000 | 0 |  |  | SP |  |  | ！en | ＂． |  |  | "!": |  | "! |  |  |  | "п" |
| 0 | 1 |  | -典 |  | － |  |  | "пп! |  |  |  |  |  |  |  | "! |  |
| 00010 | 2 |  | E: E. | ： |  | ：＂： |  |  | 量:" |  |  | " | "":" | "" |  |  | ". |
| $\begin{array}{llll}0 & 0 & 1 & 1\end{array}$ | 3 |  |  | 量思 |  | ＂： | ＂＂．＂． |  | "пп" |  |  | 酋" | "\#"." |  |  |  |  |
| 01000 | 4 |  |  | " |  | ＂ |  |  | ＊ |  |  |  |  |  |  | ＂！ | ＂\＃\＃＂！ |
| $\begin{array}{llll}0 & 1 & 0 & 1\end{array}$ | 5 |  | "H"\# |  | Han＂ ＂．n．＂ | R＂： | ！ | "an | ！ |  | ＂＊＂ | ": | : |  |  | － | "e" |
| $\begin{array}{llll}0 & 1 & 1 & 0\end{array}$ | 6 |  | 㖑 |  | "a" | ！＂•＂ | － | ＂＂ | ！．： |  |  |  |  | " |  | ":" | ＂：＂ |
| $\begin{array}{llll}0 & 1 & 1 & 1\end{array}$ | 7 |  |  | \# |  |  | 官： |  | E．： |  | " " |  | \＃ |  |  |  | －п． |
| 1000 | 8 |  |  | ": | ＂n＂： | ： |  |  | "." |  | 弗 |  | Ea： |  |  |  | ＂\＃\＃ |
| $\begin{array}{llll}1 & 0 & 0 & 1\end{array}$ | 9 |  | － | －＂ | ＂！ | " |  | ! | ： | ： | ＂：n＂： |  | 苗 |  |  |  | ＂ |
| 1010 | A |  |  | ": | $\begin{aligned} & \text { \# } \\ & \text { in } \end{aligned}$ | ＂！＂ |  | " |  | ： | : |  | ＂an＂ |  |  |  | ＂．＂ |
| $\begin{array}{llll}1 & 0 & 1 & 1\end{array}$ | B |  | ":"." | ": | \＃ |  | $\square$ | : | ": | E |  |  |  |  |  |  |  |
| 1100 | C |  |  | － | """ |  |  |  | ？ | E | "."\# |  |  |  |  |  |  |
| $1 \begin{array}{llll}1 & 1 & 0 & 1\end{array}$ | D |  |  | －ппャ | ＂ 1 ＂ | 品 | ＂！ |  |  |  | 宜 |  |  |  |  |  |  |
| $1 \begin{array}{llll}1 & 1 & 0\end{array}$ | E |  |  | H |  | 虽 | =".". |  | －＂．＂ |  | $\qquad$ | 陪 |  |  |  |  | ＂\＃． |
| $\begin{array}{llll}1 & 1 & 1 & 1\end{array}$ | F |  |  |  |  | ＂ | －ппп |  | ＂：＂ |  |  | \＃＂ |  | " | －＂\＃ | － | ＂： |

8. WARRANTY<br>This display module is guaranteed for 1 year after a shipment from FUTABA.

## 9. OPERATING RECOMMENDATION

9-1. Since VFDs are made of glass material.
Avoid applying excessive shock or vibration beyond the specification for the module. Careful handing is essential.

9-2. Applying lower voltage than the specified may cause non activation for selected pixels. Conversely, higher voltage may cause may non-selected pixel to be activated. If such a phenomenon is observed, check the voltage level of the power supply.

9-3. Avoid plugging or unplugging the interface connection with the power on.

9-4. If the start up time of the supply voltage is slow, the controller may not be reset. The supply voltage must be risen up to the specified voltage level within 30 msec .

9-5. Avoid using the module where excessive noise interference is expected. Noise affects the interface signal and causes improper operation.
Keep the length of the interface cable less than 50 cm (When the longer cable is required, please contact FUTABA engineering.).

9-6. When power supply is turned off, the capacitor does not discharge immediately.
The high voltage applied to the VFD must not contact the controller IC.
(The shorting of the mounted components within 30 seconds after power off may cause damage.)

9-7. The fuse is mounted on the module as circuit protection.
If the fuse blown, the problem shall be solved first and change the fuse.
$9-8$. When fixed pattern is displayed for long time, you may see uneven luminance.
It is recommended to change the display patterns sometimes in order to keep best display quality.

## REMARKS

This specification is subject to change without prior in order improve the design and quality. Your consultation with FUTABA sales office is recommended for the use of this module.

